Site icon Homemade Circuit Projects

IC 4069 Datasheet, Pinout Working, Applications

The IC 4069 is a CMOS hex inverter that contains six independent inverter gates. These are called inverters because these gates will always invert the signal at their inputs to produce an opposite signal at their outputs.

Pinout diagram of the IC 4069:

Understanding the Pinout Working of the IC 4069

As explained above, the IC 4069 has six independent NOT gates.

Each of these NOT gates are indicated as 6 individual triangle shaped figures with a small circle at the tip.

Each NOT gate is basically an inverter gate.

Meaning, any signal supplied at the input side of these gates will be instantly inverted and an opposite voltage will be produced at the corresponding output.

Let's take the example of the first gate, with an input at pin#1 and output at pin#2.

When a positive voltage above 2 V but not exceeding the VDD value is applied to its pin#1, then this will be instantly inverted and a 0V will be produced at its pin#2.

Conversely, if a 0V or any voltage below 2 V is applied at pin#1, then again it will be inverted to produce a positive voltage equal to VDD at the output pin#2.

The above functioning is exactly identical for all the six NOT gates of the IC.

Truth Table

The truth table for a single inverter (NOT gate) of the IC 4069 is as follows:

InputOutput
01
10

Because the IC 4069 has six independent inverters, it is possible for us to express its truth table through six columns, where each column represents the truth table for a single inverter.

Input AOutput AInput BOutput BInput COutput C
010101
101010

Each row indicates the input and output for all six inverters of the IC 4069, for a specific combination of inputs.

Features of the IC 4069:

Absolute Maximum Ratings

DC Electrical Characteristics:

AC Electrical Characteristics:

Recommended Operating Conditions

Application Circuit

The IC 4069 can be used to make a simple light activated switch circuit as shown in the following figure:

Here, one of the gates of the N1 is configured as a comparator. All the remaining gates N2 to N6 are rigged as buffers and also parallel inverters. This helps to provide sufficient base current for the transistor T1, and also avoids loading of N1.

N1 monitors the potential at its input depending on the adjustment of the P1 and the intensity of the light on the LDR R1.

As long as there is sufficient light, the LDR resistance is low and therefore the input of N1 remains high, causing its output to be low.

The buffer inverters in turn revert this N1 output to a high at their outputs.

This high output activates the transistor and the relay. If a load such as a lamp is connected at the N/C of the relay will be switched OFF in this situation.

When the light intensity decreases, the LDR resistance increases causing a low potential at the input of N1.

Due to this the output of N1 becomes high, causing the outputs of the buffer inverters to become low.

The transistor and the relay are now switched OFF.

Any load such as a lamp connected at the N/C of the relay is now switched ON.

Exit mobile version